Loading [MathJax]/extensions/MathZoom.js
Memory Array Demonstration of fully integrated 1T-1C FeFET concept with separated ferroelectric MFM device in interconnect layer | IEEE Conference Publication | IEEE Xplore

Memory Array Demonstration of fully integrated 1T-1C FeFET concept with separated ferroelectric MFM device in interconnect layer


Abstract:

In our work we describe and demonstrate an alternative approach of integrating 1T-1C FeFET having separated transistor (1T) without modifying frontend CMOS technology and...Show More

Abstract:

In our work we describe and demonstrate an alternative approach of integrating 1T-1C FeFET having separated transistor (1T) without modifying frontend CMOS technology and an additional gate-coupled ferroelectric (FE) capacitor (1C) embedded in the interconnect layers. Starting from the results of FE capacitor integration and 1T-1C single cell characterization this paper describes realization and results of a fully integrated 8 kbit memory array implementation.
Date of Conference: 12-17 June 2022
Date Added to IEEE Xplore: 22 July 2022
ISBN Information:

ISSN Information:

Conference Location: Honolulu, HI, USA
No metrics found for this document.

No metrics found for this document.
Contact IEEE to Subscribe

References

References is not available for this document.