Abstract:
This article presents methods of increasing logic built-in self-test (LBIST) delay fault coverage using artificial neural networks (ANNs) to selecting test point (TP) loc...Show MoreMetadata
Abstract:
This article presents methods of increasing logic built-in self-test (LBIST) delay fault coverage using artificial neural networks (ANNs) to selecting test point (TP) locations a method to train ANNs using randomly generated circuits. This method increases delay test quality both during and after manufacturing. This article also trains ANNs without relying on valuable third-party intellectual property (IP) circuits. Results show higher-quality TPs are selected in significantly reduced CPU time and third-party IP is not be required for ANN training.
Published in: 2019 IEEE 28th Asian Test Symposium (ATS)
Date of Conference: 10-13 December 2019
Date Added to IEEE Xplore: 06 January 2020
ISBN Information: