Energy of CDM Failure for ICs on Package-, Wafer-and Board-Level | IEEE Conference Publication | IEEE Xplore

Energy of CDM Failure for ICs on Package-, Wafer-and Board-Level


Abstract:

An energy-based failure is analyzed for Charged-Device-Model-like (CDM) discharges. The stress of an electrostatic discharge (ESD) element can be quantified and simulated...Show More

Abstract:

An energy-based failure is analyzed for Charged-Device-Model-like (CDM) discharges. The stress of an electrostatic discharge (ESD) element can be quantified and simulated, if the background capacitance of an IC domain is known. Differences between package-, wafer- and board-level are evaluated using the Capacitively Coupled Transmission Line Pulsing (CCTLP) method. The difference in the switching behavior of an ESD element due to capacitance relations is evaluated on package- and wafer-level.
Date of Conference: 15-20 September 2019
Date Added to IEEE Xplore: 17 October 2019
ISBN Information:
Print on Demand(PoD) ISSN: 0739-5159
Conference Location: Riverside, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.