Loading [MathJax]/extensions/MathMenu.js
Low-Power LDPC-CC Decoding Architecture Based on the Integration of Memory Banks | IEEE Journals & Magazine | IEEE Xplore

Low-Power LDPC-CC Decoding Architecture Based on the Integration of Memory Banks


Abstract:

This brief proposes a low-power low-density parity check convolutional code (LDPC-CC) decoder that is fully compatible with the IEEE 1901 standard. The proposed architect...Show More

Abstract:

This brief proposes a low-power low-density parity check convolutional code (LDPC-CC) decoder that is fully compatible with the IEEE 1901 standard. The proposed architecture merges multiple memory banks into one to make it consume much less power than the conventional architecture. Memory operations conducted by all the unit processors are synchronized in the proposed decoder to merge the memory and avoid any possible data hazard. The data hazard happens when a unit processor tries to read a log-likelihood ratio before a different processor updates it, degrading the error-correcting performance. Memory-access patterns appearing in a memory-based LDPC-CC decoder are formulated to determine the size of a sliding window adequate for decoding. Experimental results show that the decoding architecture employing the merged memory and the proper window size reduces the power consumption by up to 40% compared to the conventional architecture that employs multiple memory banks.
Published in: IEEE Transactions on Circuits and Systems II: Express Briefs ( Volume: 64, Issue: 9, September 2017)
Page(s): 1057 - 1061
Date of Publication: 12 December 2016

ISSN Information:

Funding Agency:


References

References is not available for this document.