A 7.3 μW decimation filter for 15 bit 25 kHz audio ΣΔ modulator | IEEE Conference Publication | IEEE Xplore

A 7.3 μW decimation filter for 15 bit 25 kHz audio ΣΔ modulator


Abstract:

This paper presents a low power decimation filter designed for oversampling ΣΔ Analog to Digital Converters (ADC). The Decimation filter consists of three stages; namely,...Show More

Abstract:

This paper presents a low power decimation filter designed for oversampling ΣΔ Analog to Digital Converters (ADC). The Decimation filter consists of three stages; namely, CIC filter, Half-Band filter, and FIR filter. In order to reduce power, Canonical Signed Digit (CSD) representation, multiplierless filter architecture, polyphase structure, and multistage CIC structure are utilized. In addition, Finite Impulse Response (FIR) is designed using the GAM algorithm. The proposed filter is synthesized with CMOS 0.18μm technology. It consumes 7.25 μW for 15 bit Audio ΣΔ Modulator with sampling frequency of 1.6 MHz and 25 kHz bandwidth.
Date of Conference: 04-06 May 2014
Date Added to IEEE Xplore: 12 June 2014
Electronic ISBN:978-1-4799-3773-8
Conference Location: Monaco, Monaco

References

References is not available for this document.