Abstract:
This paper proposes a 2.7 Gb/s referenceless transceiver with weighted PFD for frequency detection of random signals. A single loop referenceless CDR is also proposed to ...Show MoreMetadata
Abstract:
This paper proposes a 2.7 Gb/s referenceless transceiver with weighted PFD for frequency detection of random signals. A single loop referenceless CDR is also proposed to overcome the disadvantages of a dual loop CDR. The ANSI 8b/10b encoder & decoder with the scrambler, the serializer & de-serializer, and the output driver with pre-emphasis are included in the proposed transceiver architecture for DisplayPort v1.1a. The jitter of the generated clock at the Tx PLL is 3.28 psrms at 2.7 Gb/s with 1.2 V supply. The eye opening of the transmitter output with 3 m cable is 0.54 UI. The measured jitter of the recovered clock at the CDR is 1.57 psrms, and BER is less than 10-12. The receiver consumes 23 mW at 2.7 Gb/s with 1.2 V supply. The CDR core and transceiver occupy 0.07 mm2 and 0.94 mm2, respectively, in a 0.13 μm 1P8M CMOS process.
Published in: IEEE Transactions on Circuits and Systems I: Regular Papers ( Volume: 60, Issue: 2, February 2013)
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Index Terms
- Eyes Open ,
- Random Signal ,
- Differences In Frequency ,
- Series Data ,
- Power Consumption ,
- Phase Difference ,
- Electromagnetic Interference ,
- Random Data ,
- Voltage Difference ,
- Voltage Control ,
- Physical Layer ,
- Parallel Data ,
- Phase Detection ,
- Device Layer ,
- Damping Factor ,
- Wide Signal ,
- Clock Period ,
- Reference Clock ,
- Output Voltage Levels ,
- Eye Diagrams ,
- Charge Pump ,
- Link Layer ,
- Voltage Levels ,
- Data Streams ,
- Control Signal ,
- Slew Rate ,
- Feature Channels ,
- Data Rate ,
- Clock Signal ,
- Figure Of Merit
- Author Keywords
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Index Terms
- Eyes Open ,
- Random Signal ,
- Differences In Frequency ,
- Series Data ,
- Power Consumption ,
- Phase Difference ,
- Electromagnetic Interference ,
- Random Data ,
- Voltage Difference ,
- Voltage Control ,
- Physical Layer ,
- Parallel Data ,
- Phase Detection ,
- Device Layer ,
- Damping Factor ,
- Wide Signal ,
- Clock Period ,
- Reference Clock ,
- Output Voltage Levels ,
- Eye Diagrams ,
- Charge Pump ,
- Link Layer ,
- Voltage Levels ,
- Data Streams ,
- Control Signal ,
- Slew Rate ,
- Feature Channels ,
- Data Rate ,
- Clock Signal ,
- Figure Of Merit
- Author Keywords