Loading [MathJax]/extensions/MathMenu.js
A maximal entropy digital chaotic circuit | IEEE Conference Publication | IEEE Xplore

A maximal entropy digital chaotic circuit


Abstract:

This paper introduces a novel digital chaotic circuit that is capable of supporting both the maximum entropy requirements of a chaotic communication system and the hardwa...Show More

Abstract:

This paper introduces a novel digital chaotic circuit that is capable of supporting both the maximum entropy requirements of a chaotic communication system and the hardware efficiency requirements of practical implementations. Moreover, since the circuits implement a discrete-time discrete- amplitude chaotic mapping, the circuit is capable of overcoming the traditional "hard" problem of chaotic circuit synchronization in communication systems by mapping it to the well understood problem of timing synchronization. The efficiency gains of this circuit come from extrapolation of the traditional chaotic properties to closed Galois fields, finite residue number system (RNS) arithmetic, and truncated conversion to a weighted number system.
Date of Conference: 15-18 May 2011
Date Added to IEEE Xplore: 04 July 2011
ISBN Information:

ISSN Information:

Conference Location: Rio de Janeiro, Brazil

References

References is not available for this document.