Abstract:
This paper describes a highly integrated, low power chip solution for ECG signal processing in wearable devices. The chip contains an instrumentation amplifier with progr...Show MoreMetadata
Abstract:
This paper describes a highly integrated, low power chip solution for ECG signal processing in wearable devices. The chip contains an instrumentation amplifier with programmable gain, a band-pass filter, a 12-bit SAR ADC, a novel QRS detector, 8 K on-chip SRAM, and relevant control circuitry and CPU interfaces. The analog front end circuits accurately senses and digitizes the raw ECG signal, which is then filtered to extract the QRS. The sampling frequency used is 256 Hz. ECG samples are buffered locally on an asynchronous FIFO and is read out using a faster clock, as and when it is required by the host CPU via an SPI interface. The chip was designed and implemented in 0.35 ¿m standard CMOS process. The analog core operates at 1 V while the digital circuits and SRAM operate at 3.3 V. The chip total core area is 5.74 mm2 and consumes 9.6 ¿W. Small size and low power consumption make this design suitable for usage in wearable heart monitoring devices.
Date of Conference: 13-15 January 2010
Date Added to IEEE Xplore: 25 March 2010
ISBN Information: