Loading [MathJax]/extensions/MathZoom.js
Multi-Level Cell Structure for Capacitor-Less 1T DRAM With SiGe-Based Separated Data Storing Regions | IEEE Journals & Magazine | IEEE Xplore

Multi-Level Cell Structure for Capacitor-Less 1T DRAM With SiGe-Based Separated Data Storing Regions


Operation mechanism of the proposed device. (a) write ?11', (b) write ?10', (c) write ?01', and (d) write ?00'. GIDL current is used to store excess holes in each of the ...

Abstract:

One-transistor dynamic random-access memory (1T DRAM) offers significant advantages in fabrication process and scalability over the traditional one-transistor one-capacit...Show More

Abstract:

One-transistor dynamic random-access memory (1T DRAM) offers significant advantages in fabrication process and scalability over the traditional one-transistor one-capacitor (1T-1C) DRAM due to its simplified structure that eliminates the need for capacitors. However, a limitation arises from its single-bit data storage capability, which necessitates scaling down to improve integration density. In this paper, we propose a multi-level cell structure for 1T DRAM to overcome and improve upon these limitations. Through technology computer-aided design (TCAD) simulations, the memory operation of the proposed device is validated, and it is confirmed that using Si0.8Ge0.2 in the data storing region significantly enhances the sensing margin compared to Si. Additionally, the proposed structure is shown to offer advantages over the conventional structure in terms of current variation.
Operation mechanism of the proposed device. (a) write ?11', (b) write ?10', (c) write ?01', and (d) write ?00'. GIDL current is used to store excess holes in each of the ...
Published in: IEEE Access ( Volume: 13)
Page(s): 52528 - 52537
Date of Publication: 24 March 2025
Electronic ISSN: 2169-3536

Funding Agency:


References

References is not available for this document.