Abstract:
A practical EB-testing-pad method, that enables higher observability of multi-level wiring LSIs without any increase of chip size, has been evaluated by using actual 0.25...Show MoreMetadata
Abstract:
A practical EB-testing-pad method, that enables higher observability of multi-level wiring LSIs without any increase of chip size, has been evaluated by using actual 0.25-/spl mu/m SIMOX/CMOS devices. First, an 80 k-gate logic LSI with testing pads was developed, and it was proved that observability improves from 17% to 87%. Next, two kinds of gate-chain TEGs (test element groups), one with and one without testing pads were developed to investigate the influence of testing pads on gate delay. It was found that the circuit delay increase due to the pads is very small, less than 4%. It was also found that capacitances from neighboring wires will increase only by at most 2% due to the testing pads. Thus, the testing pad method has been proved to be sufficiently practical as a design method suitable for failure analysis.
Published in: Proceedings 10th Asian Test Symposium
Date of Conference: 19-21 November 2001
Date Added to IEEE Xplore: 07 August 2002
Print ISBN:0-7695-1378-6
Print ISSN: 1081-7735