Abstract:
This paper presents new DSP (digital signal processor) instructions and their hardware architecture for high-speed FFT. The instructions perform new operation flows, whic...Show MoreMetadata
Abstract:
This paper presents new DSP (digital signal processor) instructions and their hardware architecture for high-speed FFT. The instructions perform new operation flows, which are different from the MAC (multiply and accumulate) operation on which existing DSP chips heavily depend. The paper proposes a DPU (data processing unit) supporting the instructions and shows two times faster than existing DSP chips for FFT. The architecture has been modeled by the Verilog HDL and logic synthesis has been performed using the 0.35 /spl mu/m standard cell library. The maximum operating clock frequency is about 144.5 MHz and the architecture will be employed on an application-specific DSP chip.
Published in: 2001 IEEE Workshop on Signal Processing Systems. SiPS 2001. Design and Implementation (Cat. No.01TH8578)
Date of Conference: 26-28 September 2001
Date Added to IEEE Xplore: 07 August 2002
Print ISBN:0-7803-7145-3
Print ISSN: 1520-6130