Energy-efficient and reliable 3D Network-on-Chip (NoC): Architectures and optimization algorithms | IEEE Conference Publication | IEEE Xplore

Energy-efficient and reliable 3D Network-on-Chip (NoC): Architectures and optimization algorithms


Abstract:

The Network-on-Chip (NoC) paradigm has emerged as an enabler for integrating a large number of embedded cores in a single die. Three-dimensional (3D) integration, a break...Show More

Abstract:

The Network-on-Chip (NoC) paradigm has emerged as an enabler for integrating a large number of embedded cores in a single die. Three-dimensional (3D) integration, a breakthrough technology to achieve “More Moore and More Than Moore,” provides numerous benefits e.g., better performance, lower power consumption, and higher bandwidth, by utilizing vertical interconnects and 3D stacking. Energy-efficient and high-bandwidth vertical interconnects enable the design of an energy efficient 3D NoC for massive manycore platforms. Existing 3D NoCs are deficient for meeting ever-increasing performance requirements of manycore processors since they are simple extension of regular 2D architectures and they do not fully exploit the advantages provided by 3D integration. Moreover, the anticipated performance gain of a 3D NoC-enabled manycore chip will be compromised due to the potential failures of through-silicon-vias (TSVs) that are predominantly used as vertical interconnects in a 3D IC. In this paper, we present the various challenges and possible solutions for designing energy-efficient and reliable manycore chips enabled by the 3D integration.
Date of Conference: 07-10 November 2016
Date Added to IEEE Xplore: 23 January 2017
ISBN Information:
Electronic ISSN: 1558-2434
Conference Location: Austin, TX, USA

Contact IEEE to Subscribe

References

References is not available for this document.