Loading [MathJax]/extensions/MathMenu.js
Design and built-in characterization of digital-to-time converters for ultra-low power ADPLLs | IEEE Conference Publication | IEEE Xplore

Design and built-in characterization of digital-to-time converters for ultra-low power ADPLLs


Abstract:

The newly proposed phase-prediction counter-based ADPLL has achieved a wireless standard-compliant performance at ultra-low power consumption. The digital-to-time convert...Show More

Abstract:

The newly proposed phase-prediction counter-based ADPLL has achieved a wireless standard-compliant performance at ultra-low power consumption. The digital-to-time converter (DTC) is the key enabler but is nonlinearity can easily create fractional spurs. This paper analyzes the effect of the DTC nonlinearity on in-band fractional spurs and proposes a method to characterize it in a built-in fashion by means of a fine-resolution ΔΣ TDC that forms an outer loop with the DTC. The TDC is realized in 40nm CMOS and exhibits only 1.8ps rms of random jitter.
Date of Conference: 14-18 September 2015
Date Added to IEEE Xplore: 02 November 2015
ISBN Information:
Print ISSN: 1930-8833
Conference Location: Graz, Austria

Contact IEEE to Subscribe

References

References is not available for this document.