Loading [a11y]/accessibility-menu.js
FPGA Implementation of the SMS4 Block Cipher in the Chinese WAPI Standard | IEEE Conference Publication | IEEE Xplore

FPGA Implementation of the SMS4 Block Cipher in the Chinese WAPI Standard


Abstract:

SMS4 is a 32-round block cipher with a 128-bit block size and a 128-bit user key. This paper presents rolling and unrolling field programmable gate array implementation o...Show More

Abstract:

SMS4 is a 32-round block cipher with a 128-bit block size and a 128-bit user key. This paper presents rolling and unrolling field programmable gate array implementation of the SMS4 algorithm, and both the encryption and the decryption algorithms of SMS4 have been implemented on the same FPGA. The rolling design of SMS4 for area requires 1552 ALMs, the maximum operating clock is 139MHz and the corresponding data throughput is about 539 Mbit/s. The unrolling design of SMS4 for speed requires 8373 ALMs, the maximum operating clock is 162 MHz and the corresponding data throughput is about 20736 Mbit/s. Our SMS4 implementation has a good balance between high performance and low complexity in area as a result of taking advantage of certain features present in Straitx II FPGA and some design strategies.
Date of Conference: 29-31 July 2008
Date Added to IEEE Xplore: 19 September 2008
Print ISBN:978-0-7695-3288-2
Conference Location: Chengdu, China
Related Articles are not available for this document.

Contact IEEE to Subscribe

References

References is not available for this document.