Abstract:
This paper presents the architecture, algorithm and VLSI hardware of image acquisition, storage and compression on a single-chip CMOS image sensor. The image array is bas...Show MoreMetadata
Abstract:
This paper presents the architecture, algorithm and VLSI hardware of image acquisition, storage and compression on a single-chip CMOS image sensor. The image array is based on time domain digital pixel sensor technology equipped with nondestructive storage capability using 8-bit Static-RAM device embedded at the pixel level. An adaptive quantization scheme based on Fast Boundary Adaptation Rule (FBAR) and Differential Pulse Code Modulation (DPCM) procedure followed by an online Quadrant Tree Decomposition (QTD) processing is proposed enabling low power, robust and compact image compression processor. A prototype chip including 64 times 64 pixels, read-out and control circuitry as well as the compression processor was implemented in 0.35mum CMOS technology with a silicon area of 3.2 times3.0 mm2. Simulation results show compression figures corresponding to 0.75 Bit-per-Pixel (BPP), while maintaining reasonable PSNR levels.
Published in: SENSORS, 2007 IEEE
Date of Conference: 28-31 October 2007
Date Added to IEEE Xplore: 17 December 2007
ISBN Information:
Print ISSN: 1930-0395