Exploring energy/performance tradeoffs in shared memory MPSoCs: snoop-based cache coherence vs. software solutions | IEEE Conference Publication | IEEE Xplore

Exploring energy/performance tradeoffs in shared memory MPSoCs: snoop-based cache coherence vs. software solutions


Abstract:

Shared memory is a common interprocessor communication paradigm for single-chip multi-processor platforms. Snoop-based cache coherence is a very successful technique that...Show More

Abstract:

Shared memory is a common interprocessor communication paradigm for single-chip multi-processor platforms. Snoop-based cache coherence is a very successful technique that provides a clean shared-memory programming abstraction in general-purpose chip multiprocessors, but there is no consensus on its usage in resource-constrained multiprocessor systems on chips (MPSoC) for embedded applications. This work aims at providing a comparative energy and performance analysis of cache coherence support schemes in MPSoC. Thanks to the use of a complete multiprocessor simulation platform, which relies on accurate technology-homogeneous power models, we were able to explore different cache-coherent shared-memory communication schemes for a number of cache configurations and workloads.
Date of Conference: 07-11 March 2005
Date Added to IEEE Xplore: 21 March 2005
Print ISBN:0-7695-2288-2

ISSN Information:

Conference Location: Munich, Germany

Contact IEEE to Subscribe

References

References is not available for this document.