A 4-GHz low-power TDC-based all digital PLL having 9.6mW and 1.2ps rms jitter | IEEE Conference Publication | IEEE Xplore