A 30MHz Hybrid Analog/Digital Clock Recovery Circuit in 2m CMOS | part of Monolithic Phase-Locked Loops and Clock Recovery Circuits: Theory and Design | Wiley-IEEE Press books | IEEE Xplore