Improving single slope ADC and an example implemented in FPGA with 16.7 GHz equivalent counter clock frequency | IEEE Conference Publication | IEEE Xplore