Redesigned CMOS (4; 2) compressor for fast binary multipliers | IEEE Journals & Magazine | IEEE Xplore