A hardware-efficient, multirate, digital channelized receiver architecture | IEEE Journals & Magazine | IEEE Xplore