A low jitter 125-1250 MHz process independent 0.18 /spl mu/m CMOS PLL based on a sample-reset loop filter | IEEE Conference Publication | IEEE Xplore