A sub-40-ns chain FRAM architecture with 7-ns cell-plate-line drive | IEEE Journals & Magazine | IEEE Xplore