A 2.3-ps RMS Resolution Time-to-Digital Converter Implemented in a Low-Cost Cyclone V FPGA | IEEE Journals & Magazine | IEEE Xplore