Investigation of robust full adder cell in 16-nm CMOS technology node | IEEE Conference Publication | IEEE Xplore