Warpage simulation for chip-in-substrates | IEEE Conference Publication | IEEE Xplore