A 320 MHz, 1.5 mW @ 1.35 V CMOS PLL for Microprocessor Clock Generation | part of Phase-Locking in High-Performance Systems: From Devices to Architectures | Wiley-IEEE Press books | IEEE Xplore