Loading [MathJax]/extensions/MathZoom.js
Management of Power and Performance with Stress Memorization Technique for 45nm CMOS | IEEE Conference Publication | IEEE Xplore

Management of Power and Performance with Stress Memorization Technique for 45nm CMOS


Abstract:

The effect of stress memorization technique (SMT) in performance and power reduction is maximized by choosing the appropriate stressor with large stress change by spike R...Show More

Abstract:

The effect of stress memorization technique (SMT) in performance and power reduction is maximized by choosing the appropriate stressor with large stress change by spike RTA. 30% mobility enhancement and 60% reduction of gate leakage have been achieved simultaneously. Stress distribution in channel region for SMT is confirmed to be uniform, hence layout dependency is minimized and performance is maximized in aggressively scaled CMOS with dense gate pitch rule(190nm) in 45nm technology node.
Date of Conference: 12-14 June 2007
Date Added to IEEE Xplore: 08 October 2007
Print ISBN:978-4-900784-03-1

ISSN Information:

Conference Location: Kyoto, Japan

Contact IEEE to Subscribe

References

References is not available for this document.