GIDL simulation and optimization for 0.13 /spl mu/m/1.5 V low power CMOS transistor design | IEEE Conference Publication | IEEE Xplore