Loading [MathJax]/extensions/MathMenu.js
A VHDL-AMS compiler and architecture generator for behavioral synthesis of analog systems | IEEE Conference Publication | IEEE Xplore

A VHDL-AMS compiler and architecture generator for behavioral synthesis of analog systems


Abstract:

This paper presents a complete method for automatically translating VHDL-AMS behavioral-specifications of analog systems into op amp level net-lists of library components...Show More

Abstract:

This paper presents a complete method for automatically translating VHDL-AMS behavioral-specifications of analog systems into op amp level net-lists of library components. We discuss the three fundamental aspects, that pertain to any behavioral synthesis environment the specification language, the rules for compiling language constructs into a technology-independent, intermediate representation, and the synthesis (mapping) of representations to net-lists (topologies) of library components, so that performance constraints are satisfied. We motivate the effectiveness of the method by presenting our synthesis results for 5 examples.
Date of Conference: 09-12 March 1999
Date Added to IEEE Xplore: 06 August 2002
Print ISBN:0-7695-0078-1
Conference Location: Munich, Germany

Contact IEEE to Subscribe

References

References is not available for this document.