Embedded DRAM technology compatible to the 0.13 /spl mu/m high-speed logics by using Ru pillars in cell capacitors and peripheral vias | IEEE Conference Publication | IEEE Xplore