A 0.2-2 GHz 12 mW multiplying DLL for low-jitter clock synthesis in highly-integrated data communication chips | IEEE Conference Publication | IEEE Xplore