A highly cost efficient 8F/sup 2/ DRAM cell with a double gate vertical transistor device for 100 nm and beyond | IEEE Conference Publication | IEEE Xplore