Design and Analysis of a Low-Power Two-Stage Dynamic Comparator with 40ps Delay in 65nm CMOS Technology | IEEE Conference Publication | IEEE Xplore