A 4-μm Diameter SPAD Using Less-Doped N-Well Guard Ring in Baseline 65-nm CMOS | IEEE Journals & Magazine | IEEE Xplore