ESD protection scheme using CMOS compatible vertical bipolar transistor for 130 nm CMOS generation | IEEE Conference Publication | IEEE Xplore