Simulating Wear-out Effects of Asymmetric Multicores at the Architecture Level | IEEE Conference Publication | IEEE Xplore