Efficient Jitter Analysis for a Chain of CMOS Inverters | IEEE Journals & Magazine | IEEE Xplore

Efficient Jitter Analysis for a Chain of CMOS Inverters


Abstract:

This paper presents an efficient method to estimate jitter in a chain of CMOS inverters in the presence of multiple noise sources, including the power supply noise, input...Show More

Abstract:

This paper presents an efficient method to estimate jitter in a chain of CMOS inverters in the presence of multiple noise sources, including the power supply noise, input data noise, and the ground bounce noise. For this purpose, necessary noise transfer functions are derived and the recently developed EMPSIJ method is advanced to handle cascaded CMOS inverter stages. Results from the proposed method are compared with the results from a conventional EDA simulator, which demonstrate a significant speed-up using the proposed method for a comparable accuracy.
Published in: IEEE Transactions on Electromagnetic Compatibility ( Volume: 62, Issue: 1, February 2020)
Page(s): 229 - 239
Date of Publication: 18 November 2018

ISSN Information:


References

References is not available for this document.