Circuit-Level Layout-Aware Modeling of Single-Event Effects in 65-nm CMOS ICs | IEEE Journals & Magazine | IEEE Xplore