Optimum windows of DRAM input impedance (Lin,Cin,Rin) on data bus for 800 MHz signaling | IEEE Conference Publication | IEEE Xplore