A 4-400 MHz jitter-suppressed delay-locked loop with frequency division method | IEEE Conference Publication | IEEE Xplore