Detailed analysis of the gate delay variability in partially depleted SOI CMOS circuits | IEEE Conference Publication | IEEE Xplore