A 12.5Gbps dual loop quarter rate CDR using lock detecting technique in 55nm CMOS process | IEEE Conference Publication | IEEE Xplore