Loading [MathJax]/extensions/MathMenu.js
Stacked nanosheet gate-all-around transistor to enable scaling beyond FinFET | IEEE Conference Publication | IEEE Xplore

Stacked nanosheet gate-all-around transistor to enable scaling beyond FinFET


Abstract:

In this paper, for the first time we demonstrate that horizontally stacked gate-all-around (GAA) Nanosheet structure is a good candidate for the replacement of FinFET at ...Show More

Abstract:

In this paper, for the first time we demonstrate that horizontally stacked gate-all-around (GAA) Nanosheet structure is a good candidate for the replacement of FinFET at the 5nm technology node and beyond. It offers increased Weff per active footprint and better performance compared to FinFET, and with a less complex patterning strategy, leveraging EUV lithography. Good electrostatics are reported at Lg=12nm and aggressive 44/48nm CPP (Contacted Poly Pitch) ground rules. We demonstrate work function metal (WFM) replacement and multiple threshold voltages, compatible with aggressive sheet to sheet spacing for wide stacked sheets. Stiction of sheets in long-channel devices is eliminated. Dielectric isolation is shown on standard bulk substrate for sub-sheet leakage control. Wrap-around contact (WAC) is evaluated for extrinsic resistance reduction.
Date of Conference: 05-08 June 2017
Date Added to IEEE Xplore: 03 August 2017
ISBN Information:
Electronic ISSN: 2158-9682
Conference Location: Kyoto, Japan

Contact IEEE to Subscribe

References

References is not available for this document.