A 50 Gb/s 32/spl times/32 CMOS crossbar chip using asymmetric serial links | IEEE Conference Publication | IEEE Xplore