Loading [MathJax]/extensions/MathMenu.js
Design Methodology for Phase-Locked Loops Using Binary (Bang-Bang) Phase Detectors | IEEE Journals & Magazine | IEEE Xplore

Design Methodology for Phase-Locked Loops Using Binary (Bang-Bang) Phase Detectors


Abstract:

We present a linearized analysis of bang-bang phase-locked loops (PLLs) in the frequency domain that is complete and self-consistent. It enables the manual design of freq...Show More

Abstract:

We present a linearized analysis of bang-bang phase-locked loops (PLLs) in the frequency domain that is complete and self-consistent. It enables the manual design of frequency synthesis PLLs for loop bandwidth, output phase noise and minimum jitter. Tradeoffs between various parameters of the loop become clear. The analysis is validated against measurements on four very different loops, and helps to answer long-standing questions on aspects of these circuits attributable a hard nonlinearity. A brief designer's guide is included.
Page(s): 1637 - 1650
Date of Publication: 23 March 2017

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.