Abstract:
We present a linearized analysis of bang-bang phase-locked loops (PLLs) in the frequency domain that is complete and self-consistent. It enables the manual design of freq...Show MoreMetadata
Abstract:
We present a linearized analysis of bang-bang phase-locked loops (PLLs) in the frequency domain that is complete and self-consistent. It enables the manual design of frequency synthesis PLLs for loop bandwidth, output phase noise and minimum jitter. Tradeoffs between various parameters of the loop become clear. The analysis is validated against measurements on four very different loops, and helps to answer long-standing questions on aspects of these circuits attributable a hard nonlinearity. A brief designer's guide is included.
Published in: IEEE Transactions on Circuits and Systems I: Regular Papers ( Volume: 64, Issue: 7, July 2017)
Referenced in:IEEE RFIC Virtual Journal