Design of high-performance CMOS charge pumps in phase-locked loops | IEEE Conference Publication | IEEE Xplore

Design of high-performance CMOS charge pumps in phase-locked loops


Abstract:

Practical considerations in the design of CMOS charge pumps are discussed. The non-ideal effects of the charge pump due to the leakage current, the mismatch, and the dela...Show More

Abstract:

Practical considerations in the design of CMOS charge pumps are discussed. The non-ideal effects of the charge pump due to the leakage current, the mismatch, and the delay offset in the P/FD are quantitatively analyzed. To use the appropriate charge pump in various PLL applications, several architectures are investigated and their performances are compared. The improved design of both the single-ended and the differential charge pumps are presented with the simulation result.
Date of Conference: 30 May 1999 - 02 June 1999
Date Added to IEEE Xplore: 06 August 2002
Print ISBN:0-7803-5471-0
Conference Location: Orlando, FL, USA

Contact IEEE to Subscribe

References

References is not available for this document.