Approximate 32-bit floating-point unit design with 53% power-area product reduction | IEEE Conference Publication | IEEE Xplore