A106nW 10 b 80 kS/s SAR ADC With Duty-Cycled Reference Generation in 65 nm CMOS | IEEE Journals & Magazine | IEEE Xplore