A 10 ns 54*54 b parallel structured full array multiplier with 0.5 mu m CMOS technology | IEEE Journals & Magazine | IEEE Xplore